To read this content please select one of the options below:

Design and implementation of pervasive DA based FIR filter and feeder register based multiplier for software definedradio networks

B.N. Mohan Kumar (Department of Electronics and Communication Engineering, RRIT, Govt. SKSJIT, Bengaluru, India and Visvesvaraya Technological University, Belagavi, India)
H.G. Rangaraju (Department of Electronics and Communication Engineering, RRIT, Govt. SKSJIT, Bengaluru, India and Visvesvaraya Technological University, Belagavi, India)

International Journal of Pervasive Computing and Communications

ISSN: 1742-7371

Article publication date: 10 August 2021

Issue publication date: 27 January 2022

58

Abstract

Purpose

Digital signal processing (DSP) applications such as finite impulse response (FIR) filter, infinite impulse response and wavelet transformation functions are mainly constructed using multipliers and adders. The performance of any digital applications is dependent on larger size multipliers, area and power dissipation. To optimize power and area, an efficient zero product and feeder register-based multiplier (ZP and FRBM) is proposed. Another challenging task in multipliers is summation of partial products (PP), results in more delay. To address this issue, the modified parallel prefix adder (PPA) is incorporated in multiplier design. In this work, different methods are studied and analyzed for designing FIR filter, optimized with respect to area, power dissipation, speed, throughput, latency and hardware utilization.

Design/methodology/approach

The distributed arithmetic (DA)-based reconfigurable FIR design is found to be suitable filter for software-defined radio (SDR) applications. The performance of adder and multipliers in DA-FIR filter restricts the area and power dissipation due to their complexity in terms of generation of sum and carry bits. The hardware implementation time of an adder can be reduced by using PPA which is based on Ling equation. The MDA-RFIR filter is designed for higher filter length (N), i.e. N = 64 with 64 taps and this design is developed using Verilog hardware description language (HDL) and implemented on field-programmable gate array. The design is validated for SDR channel equalizer; both RFIR and SDR are integrated as single system and implemented on Artix-7 development board of part name XC7A100tCSG324.

Findings

The MDA-RFIR for N = 64 is optimized about 33% in terms of area-delay, power-speed product and energy efficiency. The theoretical and practical comparisons have been done, and the practically obtained results are compared with existing DA-RFIR designs in terms of throughput, latency, area-delay, power-speed product and energy efficiency are better about 3.5 times, 31, 45 and 29%, respectively.

Originality/value

The MDA-RFIR for N = 64 is optimized about 33% in terms of area-delay, power-speed product and energy efficiency.

Keywords

Citation

Kumar, B.N.M. and Rangaraju, H.G. (2022), "Design and implementation of pervasive DA based FIR filter and feeder register based multiplier for software definedradio networks", International Journal of Pervasive Computing and Communications, Vol. 18 No. 1, pp. 43-58. https://doi.org/10.1108/IJPCC-04-2021-0086

Publisher

:

Emerald Publishing Limited

Copyright © 2021, Emerald Publishing Limited

Related articles